首页> 外文会议>EUROMICRO 94. System Architecture and Integration. Proceedings of the 20th EUROMICRO Conference. >Design and performance of a highly pipelined bus for shared memory multiprocessor
【24h】

Design and performance of a highly pipelined bus for shared memory multiprocessor

机译:共享内存多处理器的高流水线总线的设计和性能

获取原文

摘要

In a bus based shared memory multiprocessor system in which processors and memory modules are interconnected through system bus, time delay due to bus interference and memory contention degrades system performance. In order to reduce such delay, an optimal bus protocol and its hardware are necessary. In this study, a highly pipelined bus which splits a bus transaction into a request stage and a response stage is presented and analyzed. For the study, a software simulator was developed. Simulation results show that the proposed bus significantly (up to 27%) decreases the bus utilization as compared with a standard bus. The utilizations of resources and the degree of memory contention under different parameters also are shown.
机译:在基于总线的共享内存多处理器系统中,其中处理器和内存模块通过系统总线互连,由于总线干扰和内存争用而导致的时间延迟会降低系统性能。为了减少这种延迟,最佳的总线协议及其硬件是必需的。在这项研究中,提出并分析了高度流水线化的总线,该总线将总线事务划分为请求阶段和响应阶段。为了进行研究,开发了一个软件模拟器。仿真结果表明,与标准公交车相比,拟议的公交车显着减少(高达27%),降低了公交车的利用率。还显示了不同参数下的资源利用率和内存争用程度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号