首页> 外文会议>Test Conference, 1990. Proceedings., International >Fault simulation of logic designs on parallel processors with distributed memory
【24h】

Fault simulation of logic designs on parallel processors with distributed memory

机译:具有分布式内存的并行处理器上逻辑设计的故障仿真

获取原文

摘要

The authors describe a novel parallelization technique for fault simulation that is suited for message-passing-based parallel processors. The problem is parallelized by first casting it in data-flow form and then constructing a data-flow emulator for message-passing systems. By letting the number of nodes in the parallel processor grow linearly with C, the size of the design, the fault simulation time on a mesh-connected processor grows only as C/sup r+ delta -0.5/, rather than as C/sup 1+ delta /, as on a uniprocessor; r is Rent's exponent and is less than 1.0 and typically on the order of 0.7, and delta is a small positive constant on the order of 0.5 or less. The algorithm has been implemented and exercised on the IBM VICTOR multiprocessor. The performance has been measured for several logic designs as a function of the number of nodes in the parallel processor.
机译:作者描述了一种新颖的故障模拟并行化技术,适用于基于消息传递的并行处理器。首先将问题转换为数据流形式,然后为消息传递系统构造一个数据流仿真器,从而使问题并行化。通过使并行处理器中的节点数与C线性增长,从而达到设计的规模,网状连接处理器上的故障仿真时间仅随着C / sup r + delta -0.5 /而增加,而不是随着C / sup 1而增加。 + delta /,如在单处理器上; r是Rent的指数,小于1.0,通常约为0.7,而delta是一个小的正常数,约为0.5或更小。该算法已在IBM VICTOR多处理器上实现并执行。已经根据并行处理器中节点数量的变化对几种逻辑设计的性能进行了测量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号