首页> 外文会议>ACM/IEEE Design Automation Conference >Improving testability and soft-error resilience through retiming
【24h】

Improving testability and soft-error resilience through retiming

机译:通过重度提高可测试性和软错误弹性

获取原文

摘要

State elements are increasingly vulnerable to soft errors due to their decreasing size, and the fact that latched errors cannot be completely eliminated by electrical or timing masking. Most prior methods of reducing the soft error rate (SER) involve combinational redesign, which tends to add area and decrease testability, the latter a concern due to the prevalence of manufacturing defects. Our work explores the fundamental relations between the SER of sequential circuits and their testability in scan mode, and appears to be the first to improve both through retiming. Our retiming methodology relocates registers so that [1] registers become less observable with respect to primary outputs, thereby decreasing overall SER, and [2] combinational nodes become more observable with respect to registers (but not with respect to primary outputs), thereby increasing scan testability. We present experimental results which show an average decrease of 42% in the SER of latches, and an average improvement of 31% random pattern testability.
机译:由于其尺寸的减小,状态元素越来越容易受到软误差的影响,并且锁定误差不能完全消除电气或定时掩模的事实。大多数降低软错误率(SER)的现有方法涉及组合重新设计,这倾向于增加面积并降低可测试性,这是由于制造缺陷的患病率引起的关注。我们的工作探讨了顺序电路的SER与扫描模式的可测试性之间的基本关系,并且似乎是通过重度提高的第一个改进。我们的重节束方法重新定位寄存器,使得对主输出的[1]寄存器变得较小,从而减小总体型SER,以及[2]组合节点相对于寄存器(但不相对于主输出)变得更加可观察到,从而增加扫描可测试性。我们呈现实验结果,闩锁中的平均下降42%,平均改善31%随机图案可测试性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号