首页> 外文会议>IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems >On the Modeling of Gate Delay Faults by Means of Transition Delay Faults
【24h】

On the Modeling of Gate Delay Faults by Means of Transition Delay Faults

机译:转换延迟故障浇筑闸门延迟故障的建模

获取原文

摘要

This paper describes a novel modeling method for Gate Delay Faults. The methodology considers each Gate Delay Fault as equivalent to a set of Transition Delay Faults in the propagation paths of the affected port. The main advantage of using this model is that it does not need any explicit timing information and it allows to predict the effect of gate delay faults by using classical Transition Delay fault simulators. In this work, we exploit the modeling method to classify the circuit behavior depending on the delay range, the proposed algorithm finally works out the delay size ranges introducing no effect, small delay and gross delay fault effect. Results are carried out on the full scan version of ISCAS85, ISCAS89 and ITC99 benchmarks.
机译:本文介绍了一种用于门延迟故障的新型建模方法。该方法将每个门延迟故障认为相当于受影响端口的传播路径中的一组转换延迟故障。使用此模型的主要优点是它不需要任何明确的定时信息,并且它允许通过使用经典转换延迟故障模拟器来预测栅极延迟故障的效果。在这项工作中,我们利用建模方法根据延迟范围对电路行为进行分类,所提出的算法最终从延迟大小范围内效果,延迟尺寸没有效果,小延迟和总延迟故障效果。结果是在ISCAS85,ISCAS89和ITC99基准的全扫描版本上进行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号