首页> 外文会议>IEEE VLSI Test Symposium >Special Session: The Recent Advance in Hardware Implementation of Post-Quantum Cryptography
【24h】

Special Session: The Recent Advance in Hardware Implementation of Post-Quantum Cryptography

机译:特别会议:后量子密码技术在硬件实现方面的最新进展

获取原文

摘要

The recent advancement in quantum technology has initiated a new round of cryptosystem innovation, i.e., the emergence of Post-Quantum Cryptography (PQC). This new class of cryptographic schemes is intended to be mathematically resistant against any known attacks using quantum computers, but, at the same time, be fully implementable using traditional semiconductor technology. The National Institutes of Standards and Technology (NIST) has already started the PQC standardization process, and the initial pool of 69 submissions has been reduced to 26 Round 2 candidates. Echoing the pace of the PQC "revolution," this paper gives a detailed and thorough introduction to recent advances in the hardware implementation of PQC schemes, including challenges, new implementation methods, and novel hardware architectures. Specifically, we have: (i) described the challenges and rewards of implementing PQC in hardware; (ii) presented the novel methodology for the design-space exploration of PQC implementations using high-level synthesis (HLS); (iii) introduced a new underexplored PQC scheme (binary Ring-Learning-with-Errors), as well as its novel hardware implementation for possible lightweight applications. The overall content delivered by this paper could serve multiple purposes: (i) provide useful references for the potential learners and the interested public; (ii) introduce new areas and directions for potential research to the VTS community; (iii) facilitate the PQC standardization process and the exploration of related new ways of implementing cryptography in existing and emerging applications.
机译:量子技术的最新发展引发了新一轮的密码系统创新,即后量子密码学(PQC)的出现。这类新的密码方案旨在在数学上抵抗使用量子计算机的任何已知攻击,但同时可以使用传统的半导体技术完全实现。美国国家标准技术研究院(NIST)已开始进行PQC标准化进程,最初的69项提交申请已减少为26个第2轮候选人。与PQC“革命”的步伐相呼应,本文对PQC方案的硬件实现方面的最新进展进行了详尽而详尽的介绍,包括挑战,新的实现方法和新颖的硬件体系结构。具体来说,我们已经:(i)描述了在硬件中实施PQC的挑战和收获; (ii)提出了使用高级综合(HLS)进行PQC实现的设计空间探索的新颖方法; (iii)引入了一种新的未充分开发的PQC方案(二进制有错误环学习),以及针对可能的轻量级应用的新颖硬件实现。本文提供的总体内容可以用于多个目的:(i)为潜在的学习者和感兴趣的公众提供有用的参考; (ii)向VTS社区介绍潜在研究的新领域和方向; (iii)促进PQC标准化过程,并探索在现有和新兴应用中实施加密的相关新方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号