首页> 外文会议>International Conference on Advanced Technologies for Communications >A Design of DSP, CPU architecture on FPGA for secure routers
【24h】

A Design of DSP, CPU architecture on FPGA for secure routers

机译:FPGA上用于安全路由器的DSP和CPU架构的设计

获取原文

摘要

This paper presents the design of a DSP chip including the design of CPU architecture, instruction set, bus architecture, memory interface, and peripherals. CPU named as P10 in this article has 05 stages: Fetch, Decode, Read, Execute, Write (08 phases independent). In addition, a coprocessor (Floating Point Unit) that performs floating point 32-bit is also integrated into our design. The bus used in our work includes three protocols: APB, AHB, and AXI. Furthermore, memory M10 have up to 4GB for data space and 4MB for program space. Testing environment and secure router hardware are designed and built to verify our design on FPGA, and ASIC flow with library 65nm TSMC technology.
机译:本文介绍了DSP芯片的设计,包括CPU架构,指令集,总线架构,存储器接口和外围设备的设计。本文中命名为P10的CPU有05个阶段:取,解码,读,执行,写(与08个阶段无关)。此外,我们的设计中还集成了执行32位浮点的协处理器(浮点单元)。我们的工作中使用的总线包括三种协议:APB,AHB和AXI。此外,存储器M10最多具有4GB的数据空间和4MB的程序空间。设计和构建了测试环境和安全路由器硬件,以通过65nm TSMC库验证我们在FPGA和ASIC流程上的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号