首页> 外文会议>International Conference on Computing, Communication and Networking Technologies >Implementation and optimization of throughput in high speed memory interface using AXI protocol
【24h】

Implementation and optimization of throughput in high speed memory interface using AXI protocol

机译:使用AXI协议实现和优化高速存储器接口中的吞吐量

获取原文

摘要

The current challenge is to meet out the compatibility of data rates between the data processing systems and the memory bandwidth requirements. For a stream oriented data, Double Data Rate Type three (DDR3) Synchronous Dynamic Random Access Memory (SDRAM) memory interface boosts the buffering capability for processing applications. In this paper. We mainly focus on optimizing the throughput of a high speed DDR3 memory interface using the Advanced eXtensible Interface (AXI) protocol containing independent read/write channels. We have designed the user defined logic in the AXI master to command the AXI slave viz., DDR3 memory. The final design is implemented in the Microsemi RTG4 series FPGA and operated at the frequency of 320 MHz. The design is articulated to achieve maximum throughput by designing AXI master without write response states.
机译:目前的挑战是满足数据处理系统和存储器带宽要求之间的数据速率的兼容性。对于面向流数据,双数据速率类型三(DDR3)同步动态随机存取存储器(SDRAM)存储器接口提高了处理应用程序的缓冲功能。在本文中。我们主要专注于使用包含独立读/写通道的高级可扩展接口(AXI)协议来优化高速DDR3存储接口的吞吐量。我们设计了AXI主站中的用户定义逻辑,以命令AXI Slave VIZ。,DDR3内存。最终设计在MicroSemiTTG4系列FPGA中实现,并以320 MHz的频率操作。通过设计AXI大师而无需写入响应状态,该设计阐述以实现最大吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号