首页> 外文会议>International Electrical Engineering Congress >Pipeline Stage Level Simulation Method for Self-Timed Data-Driven Processor on FPGA
【24h】

Pipeline Stage Level Simulation Method for Self-Timed Data-Driven Processor on FPGA

机译:FPGA上自定时数据驱动处理器的流水线级仿真方法

获取原文

摘要

This paper describes an FPGA circuit simulation method for self-timed data-driven processor with ultra-low-power real-time multiprocessing capability preferable to IoT systems. To avoid the do-overs of circuit design, the processor’s performance should be verified, in early design phase, against a given target. Although this processor is realized by an asynchronous circuit, most FPGA devices are oriented to clock-synchronized circuits and their CAD tools have no support for such high level verification. Conventionally, a gate-level simulation with actual circuit delay information is used as a substitute; however, it lacks flexibility and is becoming unavailable. Already, asynchronous circuit design methods for FPGA have been proposed, but they are primarily focused on circuit implementation and optimization. In this paper, we propose a high level simulation method to provide RTL simulation with stage-by-stage data transfer timing, and we show the proposed simulation can achieve the early design phase verification with a sufficient accuracy.
机译:本文介绍了一种自定时数据驱动处理器的FPGA电路仿真方法,该方法具有优于物联网系统的超低功耗实时多处理能力。为避免重复进行电路设计,应在设计的早期阶段针对给定的目标验证处理器的性能。尽管该处理器是通过异步电路实现的,但大多数FPGA器件都面向时钟同步电路,并且它们的CAD工具不支持这种高级验证。常规地,使用具有实际电路延迟信息的门级仿真来代替。但是,它缺乏灵活性,因此变得不可用。已经提出了用于FPGA的异步电路设计方法,但是它们主要集中在电路的实现和优化上。在本文中,我们提出了一种高级仿真方法,以为RTL仿真提供逐步的数据传输时序,并且表明所提出的仿真能够以足够的精度实现早期设计阶段验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号