首页> 外文会议>International conference on computer design >Exploiting the Benefits of High-Level Synthesis for Thermal-Aware VLSI Design
【24h】

Exploiting the Benefits of High-Level Synthesis for Thermal-Aware VLSI Design

机译:充分利用热感知VLSI设计的高级综合优势

获取原文

摘要

In this work, we propose a method that automatically generates a set of functional equivalent systems with unique performance vs. peak temperature, where the starting point is a set of behavioral descriptions for High-Level Synthesis (HLS), and the output the Pareto-optimal systems. This is accomplished by leveraging one of the main benefits of C-based VLSI design: The ability to automatically create functional equivalent circuits with unique area vs. performance trade-offs from a single behavioral description. The proposed method is built around three main phases. The first phase performs a design space exploration on each module given as a behavioral description for HLS to obtain a trade-off curve of dominating micro-architectures. The second phase builds different systems by combining different mixes of micro-architectures. Finally, phase 3 continues by selectively floorplanning these micro-architectures in the system to obtain a trade-off curve of Pareto-optimal systems. Experimental results targeting a FPGA show that our proposed method works well.
机译:在这项工作中,我们提出了一种方法,该方法可以自动生成一组功能独特的性能对峰值温度的等效系统,其中起点是一组针对高级合成(HLS)的行为描述,然后输出帕累托-最佳系统。这是通过利用基于C的VLSI设计的主要优点之一来实现的:从单个行为描述中自动创建具有唯一面积与性能折衷关系的功能等效电路的能力。所提出的方法围绕三个主要阶段构建。第一阶段在每个模块上执行设计空间探索,作为对HLS的行为描述,以获取主导微体系结构的权衡曲线。第二阶段通过组合微体系结构的不同组合来构建不同的系统。最终,阶段3通过选择性地对系统中的这些微体系结构进行布局规划以获得帕累托最优系统的权衡曲线来继续进行。针对FPGA的实验结果表明,我们提出的方法行之有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号