首页> 外文会议>IEEE International Symposium on On-Line Testing and Robust System Design >Modern Hardware Margins: CPUs, GPUs, FPGAs Recent System-Level Studies
【24h】

Modern Hardware Margins: CPUs, GPUs, FPGAs Recent System-Level Studies

机译:现代硬件利润率:CPU,GPU,FPGA最近的系统级研究

获取原文

摘要

Modern large-scale computing systems (data centers, supercomputers, cloud and edge setups and high-end cyber-physical systems) employ heterogeneous architectures that consist of multicore CPUs, general-purpose many-core GPUs, and programmable FPGAs. The effective utilization of these architectures poses several challenges, among which a primary one is power consumption. Voltage reduction is one of the most efficient methods to reduce power consumption of a chip. With the galloping adoption of hardware accelerators (i.e., GPUs and FPGAs) in large datacenters and other large-scale computing infrastructures, a comprehensive evaluation of the safe voltage reduction levels for each different chip can be employed for efficient reduction of the total power. We present a survey of recent studies in voltage margins reduction at the system level for modern CPUs, GPUs and FPGAs. The pessimistic voltage guardbands inserted by the silicon vendors can be exploited in all devices for significant power savings. Voltage reduction can reach 12% in multicore CPUs, 20% in manycore GPUs and 39% in FPGAs.
机译:现代大规模计算系统(数据中心,超级计算机,云和边缘设置以及高端网络物理系统)采用异构体系结构,该体系结构由多核CPU,通用多核GPU和可编程FPGA组成。这些架构的有效利用带来了若干挑战,其中主要的一项是功耗。降低电压是降低芯片功耗的最有效方法之一。随着大型数据中心和其他大规模计算基础架构中硬件加速器(即GPU和FPGA)的飞速普及,可以对每个不同芯片的安全降压水平进行全面评估,以有效降低总功耗。我们对现代CPU,GPU和FPGA在系统级降低电压裕量的最新研究进行了调查。芯片供应商插入的悲观电压保护带可在所有设备中利用,以节省大量功率。在多核CPU中,电压降低可以达到12%,在多核GPU中,电压降低可以达到20%,而在FPGA中,电压降低可以达到39%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号