【24h】

Study of optimized design of DDS based on FPGA

机译:基于FPGA的DDS优化设计研究。

获取原文
获取外文期刊封面目录资料

摘要

This paper introduces the design and implement of DDS based on FPGA. During the design process, the addressing way of ROM is proposed to improve the output frequency resolution. The optimization method called the compression method of ROM is advanced. The optimized design of NCO with different structures of accumulators (32 bits) including serial, parallel and pipelined is discussed. It is found that the pipeline (4 levels) accumulator has the biggest Fmax but consumes most LEs. There should be a balance between speed and resources during the design process. At last, DDS is implemented on ALTERA chip EP4CE15F17C8.
机译:本文介绍了基于FPGA的DDS的设计与实现。在设计过程中,提出了ROM的寻址方式,以提高输出频率的分辨率。改进了称为ROM压缩方法的优化方法。讨论了具有不同累加器结构(32位)(包括串行,并行和流水线)的NCO的优化设计。发现管线(4级)累加器的Fmax最大,但消耗的LE最多。在设计过程中,速度和资源之间应保持平衡。最后,DDS在ALTERA芯片EP4CE15F17C8上实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号