首页> 外文会议>Mediterranean Conference on Embedded Computing >Self-adaptive loop for CPSs: is the Dynamic Partial Reconfiguration profitable?
【24h】

Self-adaptive loop for CPSs: is the Dynamic Partial Reconfiguration profitable?

机译:CPS的自适应循环:动态部分重配置是否有利可图?

获取原文

摘要

Nowadays, Cyber-Physical Systems play an important role in the context of several large industries; the need for interaction with a changeable physical world leads the system adapting itself to physical changes. Adaptivity, dependability and reducing communication overheads then appear as the most wanted requirements that are moving on the adoption of the edge-computing. In turn, in this world, the demand for HW platforms able to manage increasing requirements is leading to the use of FPGAs, due to their inherent run-time reconfigurability. However, the dynamic partial reconfiguration process of an FPGA has a timing performance impact that cannot be neglected. This impact, if not well considered, can nullify the advantage obtained using a Dynamic Partial Reconfiguration. Therefore, when exploiting FPGAs with dynamic partial reconfiguration, a crucial problem is to understand whether is profitable or not to dynamically reconfigure them. In this paper, an innovative run-time manager adopting a metric to evaluate the impact of reconfiguration time is introduced, together with its validation through its usage on a basic application implemented on FPGA.
机译:如今,网络物理系统在多个大型行业中发挥着重要作用。与变化多端的物理世界进行交互的需求导致系统适应物理变化。自适应性,可靠性和减少的通信开销随边缘计算的采用而成为最需要的需求。反过来,在这个世界上,由于硬件平台固有的运行时可重新配置性,对能够管理不断增长的需求的硬件平台的需求导致了FPGA的使用。但是,FPGA的动态部分重配置过程具有不可忽视的时序性能影响。如果没有充分考虑,则这种影响可能会使使用动态部分重新配置获得的优势无效。因此,在利用具有动态部分重新配置的FPGA时,一个关键问题是了解动态重新配置它们是否有利可图。本文介绍了一种创新的运行时管理器,该管理器采用了一种评估重配置时间影响的指标,并通过在基于FPGA的基本应用程序上的使用对其进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号