首页> 外文会议>Mediterranean Conference on Embedded Computing >Self-adaptive loop for CPSs: is the Dynamic Partial Reconfiguration profitable?
【24h】

Self-adaptive loop for CPSs: is the Dynamic Partial Reconfiguration profitable?

机译:用于CPS的自适应循环:动态部分重新配置有利可图吗?

获取原文

摘要

Nowadays, Cyber-Physical Systems play an important role in the context of several large industries; the need for interaction with a changeable physical world leads the system adapting itself to physical changes. Adaptivity, dependability and reducing communication overheads then appear as the most wanted requirements that are moving on the adoption of the edge-computing. In turn, in this world, the demand for HW platforms able to manage increasing requirements is leading to the use of FPGAs, due to their inherent run-time reconfigurability. However, the dynamic partial reconfiguration process of an FPGA has a timing performance impact that cannot be neglected. This impact, if not well considered, can nullify the advantage obtained using a Dynamic Partial Reconfiguration. Therefore, when exploiting FPGAs with dynamic partial reconfiguration, a crucial problem is to understand whether is profitable or not to dynamically reconfigure them. In this paper, an innovative run-time manager adopting a metric to evaluate the impact of reconfiguration time is introduced, together with its validation through its usage on a basic application implemented on FPGA.
机译:如今,网络物理系统在几个大型产业的背景下发挥着重要作用;与可变物理世界的互动的需要导致系统适应物理变化。然后,适应性,可靠性和减少通信开销随后显示为采用边缘计算的最想要的要求。反过来,在这个世界上,由于其固有的运行时间重新配置性,对能够管理越来越多的需求的HW平台的需求导致FPGA的使用。然而,FPGA的动态部分重新配置过程具有无法忽略的时间性能影响。如果不考虑这种影响,则可以使使用动态部分重新配置获得的优势。因此,当利用动态部分重新配置的FPGA时,至关重要的问题是了解是否有利可图或不动态重新配置它们。本文介绍了一种采用度量标准来评估重新配置时间的影响的创新运行时管理器,并通过其在FPGA上实现的基本应用程序上的验证以及验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号