首页> 外文会议>IEEE International Circuits and Systems Symposium >A Triple Cross Coupled Down-Conversion Mixer in 65 nm CMOS technology
【24h】

A Triple Cross Coupled Down-Conversion Mixer in 65 nm CMOS technology

机译:采用65 nm CMOS技术的三重交叉耦合下变频混频器

获取原文

摘要

A 2.4 GHz folded mixer using 65 nm CMOS technology is presented in this paper. A triple cross-coupling technique is adopted to achieve low noise and high gain performance. Besides that, the transconductance stage are biased in subthreshold mode to further lower the power consumption of the architecture. This mixer exhibits a good conversion gain of about 18.28 dB with low power consumption of 0.82 mW from a 800 mV power supply. The noise figure is simulated to be 12.88 dB at 100 MHz IF frequency and the IIP3 is -6.562 dBm. This low power design is well adopted for Internet of Things (IoT) applications.
机译:本文介绍了使用65 nm CMOS技术的2.4 GHz折叠混频器。采用三重交叉耦合技术以实现低噪声和高增益性能。除此之外,跨导级以亚阈值模式偏置,以进一步降低架构的功耗。该混频器在800 mV电源下具有约18.28 dB的良好转换增益,而功耗却仅为0.82 mW。在100 MHz IF频率下,噪声系数模拟为12.88 dB,而IIP3为-6.562 dBm。这种低功耗设计非常适合物联网(IoT)应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号