【24h】

Design of FPGA based phase reconfiguration technique

机译:基于FPGA的相位重配置技术的设计

获取原文

摘要

Synchronization is an important parameter for the validity of data in the high energy physics experiments. There are numerous sources of uncertainties in the large experiments like Large Hadron Collider. This disrupts the phase alignment between the clocks and corrupts the data. In this paper we have proposed a FPGA based phase reconfiguration technique and implemented on Intel Stratix-V FPGA. The technique monitors the phase difference of the order of nanoseconds between the clocks and recovers the data alignment. The study is focussed on the implementation and testing of the technique for rad-hard GBT protocol. Results of the signal integrity, eye diagram analysis, path delays, and measurements of resource utilisation are presented which are figure of merit for efficient system performance.
机译:同步是高能物理实验中数据有效性的重要参数。大实验中有许多不确定性来源,如大型强子撞机。这会破坏时钟之间的相位对齐并损坏数据。在本文中,我们提出了一种基于FPGA的相位重新配置技术,并在英特尔Stratix-V FPGA上实现。该技术监视时钟之间纳秒顺序的相位差并恢复数据对齐。该研究专注于实现和测试RAD-HARD GBT协议的技术。介绍了信号完整性,眼图分析,路径延迟和资源利用率的测量结果,这是有效系统性能的优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号