...
首页> 外文期刊>International journal of reconfigurable computing >Reconfiguration Techniques for Self-X Power and Performance Management on Xilinx Virtex-II/Virtex-II-Pro FPGAs
【24h】

Reconfiguration Techniques for Self-X Power and Performance Management on Xilinx Virtex-II/Virtex-II-Pro FPGAs

机译:Xilinx Virtex-II / Virtex-II-Pro FPGA上用于Self-X功率和性能管理的重新配置技术

获取原文
获取原文并翻译 | 示例
           

摘要

Xilinx Virtex-II family FPGAs support an advanced low-skew clock distribution network with numerous global clock nets to support high-speed mixed frequency designs. Digital Clock Managers in combination with Global Clock Buffers are already in place to generate the desired frequency and to drive the clock networks with different sources, respectively. Currently, almost all designs run at a fixed clock frequency determined statically during design time. Such systems cannot take the full advantage of partial and dynamic self-reconfiguration. Therefore, we introduce a new methodology that allows the implemented hardware to dynamically self-adopt the clock frequency during runtime by reconfiguring the Digital Clock Managers. We also present a method for online speed monitoring which is based on a two-dimensional online routing. The created speed maps of the FPGA area can be used as an input for the dynamic frequency scaling. Figures for reconfiguration performance and power savings are given. Further, the tradeoffs for reconfiguration effort using this method are evaluated. Results show the high potential and importance of the distributed dynamic frequency scaling method with little additional overhead.
机译:Xilinx Virtex-II系列FPGA支持先进的低偏斜时钟分配网络,该网络具有众多全局时钟网络,以支持高速混合频率设计。数字时钟管理器与全局时钟缓冲器的结合已经到位,可以生成所需的频率并分别驱动具有不同来源的时钟网络。当前,几乎所有设计都以固定时钟频率运行,该时钟频率是在设计期间静态确定的。这样的系统不能充分利用部分和动态的自我重新配置的优势。因此,我们引入了一种新的方法,该方法允许已实现的硬件通过重新配置数字时钟管理器在运行时动态地自动采用时钟频率。我们还提出了一种基于二维在线路由的在线速度监视方法。 FPGA区域创建的速度图可以用作动态频率缩放的输入。给出了重新配置性能和节能的数字。此外,评估了使用此方法进行重新配置工作的权衡。结果表明,分布式动态频率缩放方法具有很高的潜力和重要性,而几乎没有额外的开销。

著录项

  • 来源
  • 作者单位

    Institut fuer Technik der Informationsverarbeitung (ITIV), Karlsruher Institut fuer Technologie (KIT), Vincenz-Prieβnitz-Straβe 1,76131 Karlsruhe, Germany;

    Institut fuer Technik der Informationsverarbeitung (ITIV), Karlsruher Institut fuer Technologie (KIT), Vincenz-Prieβnitz-Straβe 1,76131 Karlsruhe, Germany;

    Institut fuer Technik der Informationsverarbeitung (ITIV), Karlsruher Institut fuer Technologie (KIT), Vincenz-Prieβnitz-Straβe 1,76131 Karlsruhe, Germany;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号