首页> 外文会议>International Conference on Electrical Energy Systems >Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits
【24h】

Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits

机译:低功率VLSI电路的绝热方法的高能效设计

获取原文

摘要

In Today's scenario the use of adiabatic approach in electronic circuit is to minimize the power consumption in order to obtain low power VLSI circuits. There are different types of adiabatic logic circuit used for low power consumption. The comparative power consumption of adiabatic logic using Two Phase Adiabatic Static Clocked logic (2PASCL) and Positive Feedback Adiabatic Logic (PFAL) is proposed here. In digital design flip flops are the main components responsible for storing in all SOCs. The power consumption of D-Flip flop and T-Flip flop is compared using both the adiabatic topologies. From the results obtained using tanner EDA, full adder T-Flip flop is designed in both the topologies. The result shows that T-Flip flop using 2PASCL is more power efficient than T-Flip flop using PFAL.
机译:在当今的情况下,在电子电路中使用绝热方法是为了最大程度地降低功耗,以获得低功耗的VLSI电路。有多种类型的绝热逻辑电路用于低功耗。本文提出了使用两相绝热静态时钟逻辑(2PASCL)和正反馈绝热逻辑(PFAL)的绝热逻辑的比较功耗。在数字设计中,触发器是负责存储在所有SOC中的主要组件。使用绝热拓扑比较D触发器和T触发器的功耗。根据使用制革厂EDA获得的结果,在两种拓扑结构中均设计了全加法器T型触发器。结果表明,使用2PASCL的T触发器比使用PFAL的T触发器具有更高的功耗效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号