首页> 外文会议>International Conference on Electronics Technology >A 10-bit 50-MS/s SAR ADC with Split-Capacitor Array Using Unity-Gain Amplifiers Applied in FOG Systems
【24h】

A 10-bit 50-MS/s SAR ADC with Split-Capacitor Array Using Unity-Gain Amplifiers Applied in FOG Systems

机译:一种10位50-MS / S SAR ADC,采用分流电容阵列使用在雾系统中应用的单位增益放大器

获取原文

摘要

This paper presents a 10-bit 50-MHz SAR ADC with novel split-capacitor array design for FOG (fiber optic gyroscope) systems. Unlike the traditional SAR ADCs using bridge capacitors for the split capacitor array, this design uses the unity-gain buffer to replace the bridge capacitor. Thus, the linearity and the immunity to the process variation of the capacitor array could be improved. Besides, the settling time and the size of the capacitor array are both reduced. The proposed design is implemented with a typical 40 nm CMOS process. The DNL and INL are simulated to be 0.51 LSB and 0.56 LSB, respectively. The simulated SNDR is 51.23 dB with the 12.5 MHz input signal to show ENOB=8.22 bits at the 50 MS/s sampling rate.
机译:本文提出了一种10位50-MHz SAR ADC,具有用于雾(光纤陀螺)系统的新型分流电容阵列设计。 与使用桥接电容器用于分割电容阵列的传统SAR ADC不同,该设计使用单位增益缓冲器更换桥接电容。 因此,可以提高电容器阵列的过程变化的线性和抗扰度。 此外,沉降时间和电容器阵列的尺寸均降低。 所提出的设计用典型的40nm CMOS过程实现。 DNL和INL分别模拟为0.51LSB和0.56LSB。 模拟的SNDR为51.23 dB,12.5 MHz输入信号以50 ms / s采样率显示ENOB = 8.22位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号