首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >Fast Design of Reliable, Flexible and High-Speed AWGN architectures with High Level Synthesis
【24h】

Fast Design of Reliable, Flexible and High-Speed AWGN architectures with High Level Synthesis

机译:具有高级综合功能的快速,可靠,灵活和高速的AWGN架构设计

获取原文

摘要

In this paper, rapid prototyping of reliable, flexible and high-speed AWGN hardware architectures are presented. To do so, different methods to generate high precision Gaussian noise are discussed. These methods are compared on an algorithmic level and then implemented from a High Level Synthesis (HLS) tool. Unlike previous works that have focused on area-efficient but time-consuming hand-made architectures, HLS tools enable fast and reliable design of architectures. This work proposes reliable architectures in terms of Gaussian noise quality for a minimum of design effort. Designed architectures are compliant with the IEEE-754 standard for floating-point arithmetic. The architectures are implemented onto field-programmable gate array (FPGA) Virtex-7 device. Comparing to hand-made architectures, the synthesized architectures are similar in terms of performance with a reasonable hardware resources overcost.
机译:本文介绍了可靠,灵活和高速的AWGN硬件体系结构的快速原型。为此,讨论了产生高精度高斯噪声的不同方法。这些方法在算法级别上进行比较,然后从高级综合(HLS)工具中实施。与以前的工作着眼于高效但耗时的手工架构不同,HLS工具可实现快速可靠的架构设计。这项工作就高斯噪声质量提出了可靠的体系结构,以最小的设计工作量。设计的架构符合IEEE-754标准的浮点运算法则。该体系结构已实现在现场可编程门阵列(FPGA)Virtex-7器件上。与手工架构相比,综合架构在性能上相似,并且硬件资源的成本过高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号