首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >A 4-bit Architecture of SEED Block Cipher for IoT Applications
【24h】

A 4-bit Architecture of SEED Block Cipher for IoT Applications

机译:用于物联网应用的SEED块密码的4位架构

获取原文

摘要

A compact architecture of the 128-bit SEED block cipher is presented in this paper. The proposed architecture uses a 4-bit datapath and therefore requires limited hardware resources. The target of this architecture is ultra-low area devices for IoT and wearable applications. The design was coded using the VERILOG language and the BASYS3 board (Artix 7 XC7A35T) was used for the hardware implementation. The proposed implementation utilizes only 425 FPGA LUTs, 382 FFs and 1024 × 8 bits Block RAM and reaches a data throughput of 45 Mbps at 204 MHz clock frequency for encryption or decryption.
机译:本文介绍了一种128位SEED分组密码的紧凑体系结构。所提出的体系结构使用4位数据路径,因此需要有限的硬件资源。该架构的目标是用于物联网和可穿戴应用的超低面积设备。该设计使用VERILOG语言编码,并且BASYS3板(Artix 7 XC7A35T)用于硬件实现。拟议的实现仅利用425个FPGA LUT,382个FF和1024×8位Block RAM,并在204 MHz时钟频率下达到45 Mbps的数据吞吐量,以进行加密或解密。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号