首页> 外文期刊>International Journal of High Performance Systems Architecture >Performance optimised architectures of Piccolo block cipher for low resource IoT applications
【24h】

Performance optimised architectures of Piccolo block cipher for low resource IoT applications

机译:用于低资源IOT应用程序的Piccolo Block密码的性能优化架构

获取原文
获取原文并翻译 | 示例
           

摘要

Radio frequency identification (RFID) and wireless sensor networks (WSNs) are the devices with constrained environments, have been expanded with the current trend of network capabilities and ubiquitous computing, which spread wings of internet of things (IoT). Piccolo is one of the ultra lightweight block cipher, uses 64-bit plaintext and two versions of keys 80 and 128-bit, makes them suitable for low computing devices. Different hardware architectures have been proposed to make them suitable for the low area, low power, and high speed applications. The strategies like loop rolled, parallel round based and pipelined architectures are employed to optimise the hardware design for low resource applications. The proposed architectures have been implemented on field programmable gate arrays (FPGA) achieving throughput of 691.54, 613.26, and 1195.54 Mbps as well as slice count of 47 results in low area and low power.
机译:射频识别(RFID)和无线传感器网络(WSNS)是具有受约束环境的设备,已通过网络功能的当前趋势和普遍存在的计算来扩展,该计算机遍布内容互联网(IOT)。 Piccolo是超轻量级块密码之一,使用64位明文和两个版本的键80和128位,使它们适用于低计算设备。已经提出了不同的硬件架构,使其适用于低区域,低功耗和高速应用。采用循环滚动,并行圆形和流水线架构等策略来优化低资源应用的硬件设计。拟议的架构已经在现场可编程门阵列(FPGA)上实现了691.54,613.26和1195.54 Mbps的吞吐量以及47的切片计数,低电源和低功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号