首页> 外文会议>IEEE Dallas Circuits and Systems Conference >A Harmonic Rejection Downconverter with a GHz PWM-Based LO
【24h】

A Harmonic Rejection Downconverter with a GHz PWM-Based LO

机译:具有GHz PWM的LO的谐波抑制下变频器

获取原文

摘要

A harmonic rejection downconverter that employs a pulse-width modulated local oscillator (PWM-LO) signal is proposed. The approach employs current-mode operation, and significantly improves performance for narrow pulse-widths, which allows for high-frequency operation. The use of an input transconductor-cell with signal-path switches decreases the sensitivity of the harmonic rejection ratio (HRR) to harmonic power level. The design is simulated in a 65-nm CMOS technology, and shows HRRs of nearly 60-70 dB for the 3rd and 5th harmonics, with a 1 GHz LO, over a range of harmonic power levels, and rise and fall times of the PWM waveform.
机译:提出了一种采用脉冲宽度调制的本地振荡器(PWM-LO)信号的谐波抑制下变频器。该方法采用电流模式操作,并显着提高了窄脉冲宽度的性能,允许高频操作。使用具有信号路径开关的输入跨导体单元的使用降低了谐波抑制比(HRR)到谐波功率水平的灵敏度。该设计在65nm CMOS技术中模拟,显示了3个近60-70dB的HRRS rd 和5 th 谐波,带有1 GHz LO,在一系列谐波功率水平范围内,以及PWM波形的上升和下降时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号