首页> 外文会议>International Conference on Multimedia Computing and Systems >Design Methodology Proposal of Digital Predistorter Using Matlab and Modelsim Cosimulation
【24h】

Design Methodology Proposal of Digital Predistorter Using Matlab and Modelsim Cosimulation

机译:基于Matlab和Modelsim协同仿真的数字预失真器设计方法建议。

获取原文

摘要

This paper details the design of a Digital Predistorter (DPD) based on the Simplified Volterra Series (SVS) model. Our main contributions concern first the design of the predistorter unit using the Look Up Table (LUT) method without additional algorithms to decrease the high number of coefficients required for the PA model. Then, a Matlab and Modelsim cosimulation approach is discussed and performed to evaluate the proposed DPD architecture, in particular synthesis results are presented in terms of required Field Programmable Gate Array (FPGA) resources to implement the proposed predistorter. In addition, the performances of the proposed design are verified using a class AB GaN Power Amplifier (PA) driven by one carrier Long Term Evolution-Advanced (LTE-A) signal with 20 MHz channel bandwidth. It is proven that the LUT predistorter occupies only 55 % of the multipliers (DSP48E1) available in the Zynq-7000 FPGA. Also, the Adjacent Channel Power Ratio (ACPR) attains more than -45 dB.
机译:本文详细介绍了基于简化Volterra系列(SVS)模型的数字预失真器(DPD)的设计。我们的主要贡献首先涉及使用查找表(LUT)方法设计预失真器单元,而没有其他算法来减少PA模型所需的大量系数。然后,讨论并执行了Matlab和Modelsim协同仿真方法来评估所提出的DPD架构,特别是根据实现所提出的预失真器所需的现场可编程门阵列(FPGA)资源,给出了综合结果。此外,使用具有20 MHz信道带宽的一个载波高级长期演进(LTE-A)信号驱动的AB类GaN功率放大器(PA)验证了所提出设计的性能。事实证明,LUT预失真器仅占Zynq-7000 FPGA中可用乘法器(DSP48E1)的55%。同样,相邻信道功率比(ACPR)达到-45 dB以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号