首页> 外文会议>IEEE Vehicular Technology Conference >Interleaved Domain Interference Canceller for Low Latency IDMA System and Its VLSI Implementation
【24h】

Interleaved Domain Interference Canceller for Low Latency IDMA System and Its VLSI Implementation

机译:低延迟IDMA系统的交错域干扰消除器及其VLSI实现

获取原文

摘要

Interleave division multiple access (IDMA) is a potential candidate for the future fifth generation (5G) systems. In this paper, we propose a novel architecture for IDMA system with low latency while maintaining low complexity. In the conventional architecture, the IDMA receiver sequentially processes deinterleaving, despreading, spreading and interleaving for multiuser detection. The proposed architecture, which is called the interleaved domain, can perform multi-user detection directly without deinterleaving the received frame. Because of this, the interleaving is no longer needed in the interference cancellation loop resulting in the decrease of latency by half and the increase of throughput by twice. In VLSI implementation results, the proposed architecture has reduced circuit area and power consumption by 53% and 58% compared to the conventional architecture on the same throughput condition.
机译:交错划分多址(IDMA)是未来第五代(5G)系统的潜在候选者。在本文中,我们为IDMA系统提出了一种新颖的体系结构,该体系结构具有低延迟,同时又保持了较低的复杂度。在常规架构中,IDMA接收器顺序处理解交织,解扩,扩频和交织,以进行多用户检测。所提出的架构称为交错域,可以直接执行多用户检测,而无需对接收到的帧进行解交织。因此,在干扰消除环路中不再需要交织,从而使等待时间减少了一半,吞吐量增加了两倍。在VLSI的实施结果中,与相同的吞吐率条件下的常规体系结构相比,所提出的体系结构将电路面积和功耗降低了53%和58%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号