首页> 外文会议>International Conference on Microelectronics >Multi-step and high-resolution vernier-based TDC architecture
【24h】

Multi-step and high-resolution vernier-based TDC architecture

机译:多步高分辨率基于游标的TDC架构

获取原文

摘要

A multi-step time-to-digital converter (TDC) architecture, based on a Vernier delay line, that achieves single-cycle latency and high time resolution for high-data-rate applications is presented. The architecture uses multiple TDC stages to reduce the used number of flip-flops and delay elements, which reduces the power consumption. The design details of the two step, three-step TDC architectures have been introduced using the proposed design. A 4-bit TDC has been designed and simulated in 65nm CMOS and compared to a conventional Vernier-based 4-bit TDC circuit. The power consumption is reduced by 50% due to using less circuit components. The design details for a 6-bit TDC that achieves single-cycle latency and high time resolution are also presented.
机译:提出了一种基于游标延迟线的多步时间数字转换器(TDC)架构,该架构可为高数据速率应用实现单周期延迟和高时间分辨率。该架构使用多个TDC级来减少触发器和延迟元件的使用数量,从而降低了功耗。使用建议的设计介绍了两步,三步TDC架构的设计细节。已经在65nm CMOS中设计和仿真了一个4位TDC,并将其与传统的基于Vernier的4位TDC电路进行了比较。由于使用更少的电路组件,功耗降低了50%。还介绍了实现单周期等待时间和高时间分辨率的6位TDC的设计细节。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号