首页> 外文会议>Telecommunications Forum >Hard-decision decoding of LDPC codes under timing errors: Overview and new results
【24h】

Hard-decision decoding of LDPC codes under timing errors: Overview and new results

机译:定时错误下的LDPC码硬判决解码:概述和新结果

获取原文

摘要

This paper contains a survey on iterative decoders of low-density parity-check (LDPC) codes built form unreliable logic gates. We assume that hardware unreliability comes from supply voltage reduction, which causes probabilistic gate failures, called timing errors. We are able to demonstrate robustness of simple Gallager B decoder to timing errors, when applied on codes free of small trapping sets, as well as positive effects that timing errors have on the decoding of codes with contain small trapping sets. Furthermore, we show that concept of guaranteed error correction can be applied to the decoders made partially from unreliable components. In contrast to the decoding under uncorrelated gate failures, we prove that bit-flipping decoding under timing errors can achieve arbitrary low error probability. Consequently, we formulate condition sufficient that memory architecture, which employs bit-flipping decoder, preserved all stored information.
机译:本文包含对由不可靠逻辑门构建的低密度奇偶校验(LDPC)码的迭代解码器的调查。我们假设硬件的不可靠性来自电源电压的降低,这会导致概率性的门故障,称为时序错误。我们可以证明简单的Gallager B解码器应用于无小陷阱集的代码时对时序错误的鲁棒性,以及时序错误对包含小陷阱集的代码的解码所产生的积极影响。此外,我们证明了保证纠错的概念可以应用于部分由不可靠组件构成的解码器。与不相关门故障下的解码相比,我们证明了时序错误下的比特翻转解码可以实现任意低的错误概率。因此,我们提出的条件足以使采用位翻转解码器的存储体系结构能够保留所有存储的信息。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号