首页> 外文会议>Asia and South Pacific Design Automation Conference >Design of high-frequency piezoelectric resonator-based cascaded fractional-N PLL with sub-ppb-order channel adjusting technique
【24h】

Design of high-frequency piezoelectric resonator-based cascaded fractional-N PLL with sub-ppb-order channel adjusting technique

机译:基于亚ppb阶通道调整技术的基于高频压电谐振器的级联小数N分频PLL的设计

获取原文

摘要

We reported a high-frequency piezoelectric resonator (PZR)-based cascaded fractional-N PLL featuring channel adjusting technique with sub-ppb-order frequency resolution, which can overcome the difficulty using the narrow range GHz PZR. This paper details a design of the proposed cascaded PLL. In order to reduce power consumption of 2nd-PLL, a power-efficient latch for pre-scaler is proposed. 3rd-1st cascaded delta-sigma-modulator can reduce the number of gates. The prototype PLL was fabricated in a 65nm CMOS and achieved 8.484GHz to 8.912GHz output, 180 fs rms-jitter, and -244 dB FOM while consuming 12.7mW.
机译:我们报道了一种基于高频压电谐振器(PZR)的级联小数N分频PLL,该信道具有具有亚ppb级频率分辨率的通道调整技术,可以克服使用窄范围GHz PZR的困难。本文详细介绍了所提出的级联PLL的设计。为了降低第二PLL的功耗,提出了一种用于预分频器的省电锁存器。第3至第1级联的delta-sigma调制器可以减少门的数量。原型PLL是在65nm CMOS中制成的,实现了8.484GHz至8.912GHz的输出,180 fs rms抖动和-244 dB FOM,而消耗的功率为12.7mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号