【24h】

Formal verification of a transistor PCell

机译:晶体管PCell的形式验证

获取原文

摘要

Layout generators, commonly denoted as PCells (parameterized cells), play an important role in the layout design of analog ICs (integrated circuits). PCells can automatically create parts of a layout, whose properties are controlled by the PCell parameters. Any layout, whether hand-crafted or automatically generated, has to be verified against design rules using a DRC (design rule check) in order to assure proper functionality and producibility. Due to the growing complexity of today's PCells it would be beneficial if a PCell itself could be ensured to produce DRC clean layouts for any allowed parameter values, i.e. a formal verification of the PCell's code rather than checking all possible instances of the PCell. In this paper we demonstrate the feasibility of such a formal PCell verification for a simple NMOS transistor PCell. The set from which the parameter values can be chosen was found during the verification process.
机译:布局生成器通常称为PCell(参数化单元),在模拟IC(集成电路)的布局设计中起着重要作用。 PCell可以自动创建布局的一部分,其属性由PCell参数控制。无论是手工制作还是自动生成的任何布局,都必须使用DRC(设计规则检查)针对设计规则进行验证,以确保适当的功能和可生产性。由于当今PCell的复杂性不断增长,如果可以确保PCell本身为任何允许的参数值生成DRC干净布局,即对PCell的代码进行正式验证而不是检查PCell的所有可能实例,则将是有益的。在本文中,我们演示了对简单的NMOS晶体管PCell进行这种正式PCell验证的可行性。在验证过程中找到了可以从中选择参数值的集合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号