首页> 外文会议>International Conference on Electrical and Electronics Engineering >Multiplier-less 1-level discrete wavelet transform implementations on ZC706 development kit
【24h】

Multiplier-less 1-level discrete wavelet transform implementations on ZC706 development kit

机译:ZC706开发套件上的无乘数1级离散小波变换实现

获取原文

摘要

In this paper, we investigate the design and implementation aspects of 1-level DWT by employing a finite impulse response (FIR) filter on FPGA platform. We estimate the performance requirements and hardware resources for two key multiplication-free architectures, namely, distributed arithmetic algorithm (DAA) and residue number system (RNS), allowing for selection of the proper algorithm and implementation of DAA and RNS-based DWT. The design has been implemented and synthesized in Xilinx ZYNQ-7000 FPGA, taking advantage of embedded block RAMs (BRAMs). The results show that the DAA-based approach is appropriate and feasible for a small number of filter taps, while the RNS-based approach would be more appropriate for more than 10 filter taps.
机译:在本文中,我们通过在FPGA平台上采用有限脉冲响应(FIR)滤波器来研究1级DWT的设计和实现方面。我们估计了两个关键的无乘法体系结构(即分布式算术算法(DAA)和残数系统(RNS))的性能要求和硬件资源,从而可以选择合适的算法并实现基于DAA和RNS的DWT。该设计已利用Xilinx ZYNQ-7000 FPGA进行了实现,并利用嵌入式Block RAM(BRAM)进行了综合。结果表明,基于DAA的方法适用于少量过滤器抽头,而基于RNS的方法更适合于10个以上的过滤器抽头。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号