首页> 外文会议>International Symposium on Embedded Computing and System Design >Efficient VLSI design of CAVLC decoder of H.264 for HD videos
【24h】

Efficient VLSI design of CAVLC decoder of H.264 for HD videos

机译:用于高清视频的H.264 CAVLC解码器的高效VLSI设计

获取原文

摘要

The widely used H.264 video coding standard has adopted Context-based Adaptive Variable Length Coding (CAVLC) as one of its techniques for entropy encoding. In this work, VLSI design for implementing CAVLC decoder has been proposed. The design considers the speed requirements for transmission of HD videos. The architecture efficiently mixes both tree-based method and bit-parallel variable length decoding (VLD) which enhances the speed without compromising the area. The design is able to process HD frames (1080p format) at a frame rate of 30fps while working at 131 MHz clock frequency. Efficient utilization of area has been taken care off. The implemented architecture can be integrated with other blocks of H.264 to form a complete video codec.
机译:广泛使用的H.264视频编码标准已采用基于上下文的自适应可变长度编码(CAVLC)作为其熵编码技术之一。在这项工作中,已经提出了用于实现CAVLC解码器的VLSI设计。该设计考虑了高清视频传输的速度要求。该架构有效地混合了基于树的方法和位并行可变长度解码(VLD),从而在不影响面积的情况下提高了速度。该设计能够在131 MHz时钟频率下以30fps的帧速率处理HD帧(1080p格式)。有效利用面积已受到重视。可以将实现的体系结构与H.264的其他模块集成在一起,以形成完整的视频编解码器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号