首页> 外文会议>International Conference on Computing Communication and Networking Technologies >ASIC design of IIR butterworth digital filter for electrocardiogram
【24h】

ASIC design of IIR butterworth digital filter for electrocardiogram

机译:心电图IIR巴特沃斯数字滤波器的ASIC设计

获取原文

摘要

In this paper, an Application Specific Integrated Circuit (ASIC) is designed for minimum order IIR Butterworth filter by employing fully parallel architecture with Direct Form I and Direct Form II structure and to represent the co-efficient of filter Canonical Signed Digit is used. The benefits to use this representation are reduction in the computational complexity, hardware requirement which ultimately reduces the area requirement and power consumption. The structures are employed to design this IIR Butterworth low pass filter on Cadence platform. The Verilog language is used for coding purpose for given filter specification. The filter specification such as cut off frequency, sampling frequency is chosen according to Electrocardiogram application i.e 100 Hz and 1 kHz respectively. The main objective of this paper is to give a comparison between Direct Form I structure and Direct Form II structure on the basis of power consumption, area requirement and Speed. Simulation results show that Direct form II structure of filter is 20% faster than Direct Form I.
机译:在本文中,通过采用具有直接形式I和直接形式II结构的完全并行架构,为最小阶IIR巴特沃思滤波器设计了一种专用集成电路(ASIC),以表示滤波器的规范系数。使用这种表示法的好处是降低了计算复杂性,硬件要求,最终减少了面积要求和功耗。该结构用于在Cadence平台上设计该IIR Butterworth低通滤波器。 Verilog语言用于给定过滤器规范的编码目的。滤波器规格(例如截止频率,采样频率)是根据心电图应用程序选择的,即分别为100 Hz和1 kHz。本文的主要目的是根据功耗,面积要求和速度对Direct Form I结构和Direct Form II结构进行比较。仿真结果表明,滤波器的直接形式II结构比直接形式I的速度快20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号