首页> 外文会议>International Conference on Signal Processing, Communications and Networking >Design and implementation of programmable read only memory using reversible decoder on FPGA
【24h】

Design and implementation of programmable read only memory using reversible decoder on FPGA

机译:使用FPGA上的可逆解码器设计和实现可编程只读存储器

获取原文

摘要

Reversible logic is the emerging field for research in present era. The aim of this paper is to design and synthesize a Programmable Read Only Memory (PROM) using a reversible decoder which is designed using reversible logic with minimum quantum cost. The PROM is a Programmable Logic device which consists of fixed AND Gates and programmable OR gates array. Fixed AND gates can be termed as a decoder. PROM finds its applications in cell phones, RFID tags, video game consoles, medical devices, computers and other electronic devices. An n input and k output Boolean function f (a1, a2, a3, ....an) (referred as (n, k)) is said to be logically reversible if and only if, the number of inputs are equal to the number of outputs i.e., `n' equals `k' and the input pattern uniquely maps the output pattern. The reversible logic must run both forward and backward as well such that the inputs can also be retrieved from outputs. There are many reversible logic gates in literature like NOT gate, Feynman Gate (CNOT gate), Double Feynman Gate, Peres Gate, TR gate, Seynman Gate and many more. Fan-out and Feed-back are not allowed in Logical Reversibility. To overcome the Fan out limitation, the signals from required output lines are duplicated to desired lines using additional reversible combinational circuits. Reversible Logic owns its applications in various fields which include Quantum Computing, Optical Computing, Nano-technology, Computer Graphics, low power VLSI etc., Reversible logic is gaining its own importance in recent years largely due to its property of low power consumption and low heat dissipation. In this paper, the Programmable Read Only Memory (PROM) using reversible decoder which has less heat dissipation and low power consumption is proposed. The designed circuit is analyzed in terms of quantum cost, garbage outputs and number of gates. The Circuit has been designed and simulated using Xilinx software and implemented on FPGA SPARTAN - 3E.
机译:可逆逻辑是当今时代研究的新兴领域。本文的目的是使用可逆解码器设计和合成可编程只读存储器(PROM),该可逆解码器是使用可逆逻辑以最小的量子成本设计的。 PROM是一种可编程逻辑设备,它由固定的AND门和可编程OR门阵列组成。固定的AND门可以称为解码器。 PROM可在手机,RFID标签,视频游戏机,医疗设备,计算机和其他电子设备中找到其应用。当且仅当输入的数量等于(n,k)的n个输入和k个输出布尔函数f(a1,a2,a3,.... an)(称为(n,k))是逻辑可逆的。输出数量,即“ n”等于“ k”,并且输入模式唯一地映射输出模式。可逆逻辑也必须同时向前和向后运行,以便也可以从输出中检索输入。文献中有许多可逆逻辑门,例如非门,费曼门(CNOT门),双费曼门,佩雷斯门,TR门,塞曼门等等。逻辑可逆性中不允许扇出和反馈。为了克服扇出限制,使用额外的可逆组合电路将所需输出线的信号复制到所需线。可逆逻辑在量子计算,光学计算,纳米技术,计算机图形学,低功耗VLSI等各个领域都有自己的应用。近年来,可逆逻辑由于其低功耗和低功耗的特性而日益受到重视。散热。本文提出了一种使用可逆解码器的可编程只读存储器(PROM),它具有较少的热耗和低的功耗。对设计的电路进行了量子成本,垃圾输出和门数的分析。该电路已使用Xilinx软件进行设计和仿真,并在FPGA SPARTAN-3E上实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号