首页> 外文会议>IEEE International Symposium on Multiple-Valued Logic >Design of Ratioless Ternary Inverter Using Graphene Barristor
【24h】

Design of Ratioless Ternary Inverter Using Graphene Barristor

机译:石墨烯电阻的无比例三进制逆变器设计

获取原文

摘要

This study proposes a design of a ternary logic inverter using graphene barristor (GB). To design a multiple-valued logic gate, controlling threshold voltages of the unit device should be easy. We determined that the doping concentration of the graphene can easily control the operation voltage of the GB. To realize an ideal ternary logic gate, the concept of a single pole triple throw switch is proposed and designed using the GB. The designed ratioless GB ternary inverter was simulated using SPICE and Mathematica. Voltage transfer characteristics of the proposed ternary inverter showed sharp ternary characteristics and its static power consumption was nearly zero.
机译:本研究提出了使用石墨烯横梁(GB)的三元逻辑逆变器的设计。要设计多值逻辑门,请控制单元设备的阈值电压应该容易。我们确定石墨烯的掺杂浓度可以容易地控制GB的操作电压。为了实现理想的三元逻辑门,使用GB提出和设计单极三掷开关的概念。使用Spice和Mathematica模拟设计的比例GB三元逆变器。所提出的三元逆变器的电压传递特性显示出尖锐的三元特性,其静电功耗几乎为零。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号