首页> 外文会议>IEEE International Symposium on Multiple-Valued Logic >Ternary Versus Binary Multiplication with Current-Mode CNTFET-Based K-Valued Converters
【24h】

Ternary Versus Binary Multiplication with Current-Mode CNTFET-Based K-Valued Converters

机译:基于电流模式CNTFET的K值转换器的三元对二进制乘法

获取原文

摘要

In multiplication, partial products must first be generated by single-digit multipliers. Then, a parallel addition technique is required to add them. Both steps are addressed in this paper by proposing novel current-mode circuits in ternary logic. All of the designs are simulated by HSPICE and 32nm CNTFET. Moreover, the second step of multiplication is completely demonstrated in this paper for multiplying two five-digit ternary numbers. The method is based on the ability of linear addition in current-mode logic and redundant number sets. The ternary model is compared with a comparable binary structure. The findings of this paper show that the proposed ternary multiplier has 629 fewer transistors, and it also operates approximately 40% faster than the binary counterpart.
机译:在乘法运算中,必须首先由一位数乘法器生成部分乘积。然后,需要并行加法技术来添加它们。本文通过在三元逻辑中提出新颖的电流模式电路来解决这两个步骤。所有设计均由HSPICE和32nm CNTFET进行仿真。而且,在本文中完全证明了乘法的第二步,即将两个五位数的三进制数相乘。该方法基于电流模式逻辑和冗余数字集中的线性加法能力。将三元模型与可比较的二元结构进行比较。本文的研究结果表明,提出的三元乘法器具有629个更少的晶体管,并且比二元乘法器的运算速度快约40%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号