首页> 外文会议>Euromicro International Conference on Parallel, Distributed, and Network-Based Processing >Towards Architectural Design Space Exploration for Heterogeneous Manycores
【24h】

Towards Architectural Design Space Exploration for Heterogeneous Manycores

机译:面向异构众核的建筑设计空间探索

获取原文

摘要

Today many of the high performance embedded processors already contain multiple processor cores and we see heterogeneous manycore architectures being proposed. Therefore it is very desirable to have a fast way to explore various heterogeneous architectures through the use of an architectural design space exploration tool, giving the designer the option to explore design alternatives before the physical implementation. In this paper, we have extended Heracles, a design space exploration tool for (homogeneous) manycore architectures, to incorporate different types of processing cores, and thus allow us to model heterogeneity. Our tool, called the Heterogeneous Heracles System (HHS), can besides the already supported MIPS core also include OpenRISC cores. The new tool retains the possibility available in Heracles to perform register transfer level (RTL) simulations of each explored architecture in Verilog as well as synthesizing it to field-programmable gate arrays (FPGAs). To facilitate the exploration of heterogeneous architectures, we have also extended the graphical user interface (GUI) to support heterogeneity. This GUI provides options to configure the types of core, core settings, memory system and network topology. Some initial results on FPGA utilization are presented from synthesizing both homogeneous and heterogeneous manycore architectures, as well as some benchmark results from both simulated and synthesized architectures.
机译:今天,许多高性能嵌入式处理器已经包含多个处理器内核,我们看到提出了异构的多核体系结构。因此,非常需要一种通过使用建筑设计空间探索工具来探索各种异构架构的快速方法,从而为设计人员提供在物理实施之前探索设计替代方案的选择。在本文中,我们扩展了Heracles(一种用于(同类)多核体系结构的设计空间探索工具),以合并不同类型的处理核,从而允许我们对异构性进行建模。我们的工具称为异构Heracles系统(HHS),除了已经支持的MIPS内核之外,还可以包括OpenRISC内核。新工具保留了Heracles中可用的可能性,可以对Verilog中每个已探究的体系结构执行寄存器传输级(RTL)模拟,并将其合成为现场可编程门阵列(FPGA)。为了促进对异构体系结构的探索,我们还扩展了图形用户界面(GUI)以支持异构性。该GUI提供了用于配置核心类型,核心设置,内存系统和网络拓扑的选项。通过综合同构和异构的多核架构,给出了一些关于FPGA利用率的初步结果,以及来自仿真和综合架构的一些基准测试结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号