首页> 外文会议>Euromicro International Conference on Parallel, Distributed, and Network-Based Processing >Exploring Energy Reduction in Future Technology Nodes via Voltage Scaling with Application to 10nm
【24h】

Exploring Energy Reduction in Future Technology Nodes via Voltage Scaling with Application to 10nm

机译:通过应用到10nm的电压缩放探索未来技术节点中的节能措施

获取原文

摘要

Voltage and frequency downscaling is a well-known scheme in order to reduce the energy consumption of a computer system. However, the quantity of the saved energy first depends on the utilized technology node. Also, when the voltage level is below the safe margin, instructions need to be re-executed due to voltage related faults which can present additional energy overheads thus nullifying the expected energy gains from the lower voltage. Moreover, both fault recovery and frequency reduction impacts the performance of the application. In this study, we first evaluate the error rate of several sub-circuits (i.e. functional units) at the n10 future technology node. In order to reduce the performance impact, we reduce the voltage and frequency of each sub-circuit at a fine granularity while we keep the frequency of the rest of the system in the nominal voltage level. In this way, in an out-of-order architecture instruction level parallelism can mask the performance impact of a relatively slow functional unit. According to our evaluations, the energy consumption of functional units can be reduced up to 92% with only 8% performance degradation.
机译:电压和频率缩小是一种众所周知的方案,目的是减少计算机系统的能耗。但是,节能量首先取决于所使用的技术节点。同样,当电压水平低于安全裕度时,由于与电压有关的故障,需要重新执行指令,这可能会带来额外的能量开销,从而使从较低电压获得的预期能量增益无效。此外,故障恢复和降低频率都会影响应用程序的性能。在这项研究中,我们首先评估n10未来技术节点上几个子电路(即功能单元)的错误率。为了减少对性能的影响,我们以细粒度降低每个子电路的电压和频率,同时将系统其余部分的频率保持在标称电压水平。这样,在乱序的体系结构中,指令级并行性可以掩盖相对较慢的功能单元对性能的影响。根据我们的评估,功能单元的能耗最多可降低92%,而性能下降仅为8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号