首页> 外文会议>International Symposium on Wireless Communication Systems >Accurate measurement of power consumption overhead during FPGA dynamic partial reconfiguration
【24h】

Accurate measurement of power consumption overhead during FPGA dynamic partial reconfiguration

机译:在FPGA动态部分重配置期间准确测量功耗开销

获取原文

摘要

In the context of embedded systems design, two important challenges are still under investigation. First, improve real-time data processing, reconfigurability, scalability, and self-adjusting capabilities of hardware components. Second, reduce power consumption through low-power design techniques as clock gating, logic gating, and dynamic partial reconfiguration (DPR) capabilities. Today, several application, e.g., cryptography, Software-defined radio or aerospace missions exploit the benefits of DPR of programmable logic devices. The DPR allows well defined reconfigurable FPGA region to be modified during runtime. However, it introduces an overhead in term of power consumption and time during the reconfiguration phase. In this paper, we present an investigation of power consumption overhead of the DPR process using a high-speed digital oscilloscope and the shunt resistor method. Results in terms of reconfiguration time and power consumption overhead for Virtex 5 FPGAs are shown.
机译:在嵌入式系统设计的背景下,两个重要的挑战仍在研究中。首先,改善硬件组件的实时数据处理,可重配置性,可伸缩性和自调整功能。其次,通过低功耗设计技术(如时钟门控,逻辑门控和动态部分重配置(DPR)功能)来降低功耗。如今,一些应用,例如密码学,软件定义的无线电或航空航天任务,都利用了可编程逻辑设备的DPR优势。 DPR允许在运行时修改定义良好的可重配置FPGA区域。然而,这在重新配置阶段期间在功耗和时间方面引入了开销。在本文中,我们对使用高速数字示波器和分流电阻器方法的DPR过程的功耗开销进行了研究。显示了针对Virtex 5 FPGA的重新配置时间和功耗开销方面的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号