【24h】

Low power comparator with offset cancellation technique for Flash ADC

机译:具有胶印ADC的偏移消除技术的低功率比较器

获取原文

摘要

The design and analysis of a low power comparator that features an offset cancellation technique has been carried out in this paper. The proposed low power circuit works on a 1 GHz sampling frequency and is developed in 65nm CMOS technology. An offset cancellation technique and a switch are added to the comparator to reduce the offset and kickback noise. The comparator is implemented in a 5-bit Flash Analog to Digital converter (ADC) and the overall measured power consumption from 1 V power supply is 568 μW. The proposed ADC can convert the analog input to digital output with 4.62 bits ENOB in Nyquist input frequency whilst the SNDR and SFDR are 29.6 dB and 42.4 dB, respectively.
机译:本文进行了具有偏移消除技术的低功率比较器的设计和分析。所提出的低电源电路适用于1 GHz采样频率,以65nm CMOS技术开发。偏移消除技术和开关被添加到比较器中以减少偏移和反冲噪声。比较器在5位闪光模数上实现为数字转换器(ADC),并且从1 V电源的整体测量功耗为568μW。所提出的ADC可以将模拟输入转换为数字输出,在Nyquist输入频率中使用4.62位ENOB,同时SNDR和SFDR分别为29.6 dB和42.4 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号