【24h】

Real-time emulation of block-based analog circuits on an FPGA

机译:FPGA上基于块的模拟电路的实时仿真

获取原文

摘要

In order to provide a real-time emulation platform for analog signal processing circuits, we propose a block based approach with a constant worst case runtime. We evaluate an FPGA-based implementation of this approach by comparing its output for different test cases to a non-real-time SPICE simulation. The implementation runs at a sampling rate of 88.2 kHz and features roundtrip times as low as 0.096 ms (12 bit ADC) and 0.190 ms (16 bit ADC). For complex filter structures we were able to replicate the frequency responses predicted by a SPICE AC analysis accurately. Furthermore we compare measured transient responses of the FPGA-based emulation with SPICE and discuss advantages and disadvantages of the approach.
机译:为了为模拟信号处理电路提供实时仿真平台,我们提出了一种基于块的方法,具有恒定的最坏情况运行时间。通过将其输出与不同的测试用例的输出进行比较来评估基于FPGA的基于FPGA的实现,以对非实时SPICE模拟。该实现以88.2 kHz的采样率运行,并具有低至0.096ms(12位ADC)和0.190ms(16位ADC)的往返时间。对于复杂的滤波器结构,我们能够准确地复制由Spice AC分析预测的频率响应。此外,我们将测量的基于FPGA的仿真与香料进行了测量的瞬态响应,并讨论了这种方法的优缺点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号