【24h】

IIP framework: A tool for reuse-centric analog circuit design

机译:IIP框架:一种重用中心模拟电路设计的工具

获取原文

摘要

Current design of analog integrated circuits is still a time-consuming manual process resulting in static analog blocks which can hardly be reused. In order to address this problem, a new framework to ease reuse-centric bottom-up design of analog integrated circuits is introduced. Our IIP Framework (IIP: Intelligent Intellectual Property) enables the development of highly technology-independent analog circuit generators applicable in multiple design environments. IIP Generators are parameterizable descriptions of each view of an analog block, i.e., layout, schematic, and symbol. They allow the adaptation of complex layouts within seconds to minutes in order to incorporate hardly estimable parasitics and further considerations into the design flow. Due to the abstract generator description, valid design data is created for very different technologies such as 28 nm and 180 nm bulk CMOS, 28 nm FD-SOI, and others. The design experiment shows that procedural generators can be an effective tool for the efficient design of analog integrated circuits.
机译:模拟集成电路的电流设计仍然是耗时的手动过程,从而导致静态模拟块,这几乎不会重复使用。为了解决这个问题,介绍了一种新的框架,以简化模拟集成电路的重用的自利用自下而上设计。我们的IIP框架(IIP:智能知识产权)使得能够开发适用于多种设计环境的高度技术独立的模拟电路发生器。 IIP生成器是模拟块,即布局,原理图和符号的每个视图的可参数化描述。它们允许在几秒钟内适应复杂的布局,以便将难以估量的寄生菌素和进一步考虑到设计流程。由于抽象的生成器描述,为非常不同的技术创建了有效的设计数据,例如28 nm和180 nm批量cmos,28 nm fd-soi等。设计实验表明,程序发电机可以是模拟集成电路有效设计的有效工具。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号