首页> 外文会议>International Symposium on Embedded Multicore/Many-core Systems-on-Chip >Time-Triggered and Rate-Constrained On-chip Communication in Mixed-Criticality Systems
【24h】

Time-Triggered and Rate-Constrained On-chip Communication in Mixed-Criticality Systems

机译:混合关键性系统中的时间触发和速率约束片上通信

获取原文
获取外文期刊封面目录资料

摘要

The ongoing trend to integrate multiple functions with different criticalities on a single platform calls for a robust on-chip communication infrastructure in which subsystems of different criticalities can coexist and interact. A fundamental prerequisite for such a platform is to eliminate any interference between safety-critical functions and non safety-critical ones. Furthermore, as mixed-criticality systems often comprise heterogeneous subsystems, the platform shall support different timing models (e.g., periodic and sporadic activities). This paper introduces an extension layer for the Network Interface (NI) of a network-on-a-chip in order to establish temporal and spatial partitioning over the entire chip. We describe how chip-wide segregation between different subsystems assures the absence of interference for time-triggered messages and bounded latencies for rate-constrained messages. The configuration of the NIs establishes guarding windows for time-triggered messages and traffic shaping of rate-constrained messages.
机译:在单个平台上对多种功能集成多种函数的持续趋势呼叫强大的片上通信基础设施,其中不同界性的子系统可以共存和交互。这种平台的基本先决条件是消除安全关键函数和非安全关键函数之间的任何干扰。此外,随着混合关键性系统通常包括异构子系统,该平台应支持不同的时序模型(例如,周期性和零星活动)。本文介绍了用于网络接口网络接口(NI)的扩展层,以便在整个芯片上建立时间和空间分区。我们描述了不同子系统之间的芯片宽分离如何确保对时间触发消息的干扰和速率约束消息的有界延迟的影响。 NIS的配置为时间触发的消息和速率约束消息的流量整形建立了保护窗口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号