首页> 外文会议>International Symposium on Embedded Multicore/Many-core Systems-on-Chip >Optimizing Latencies and Customizing NoC of Time-Predictable Heterogeneous Multi-core Processor
【24h】

Optimizing Latencies and Customizing NoC of Time-Predictable Heterogeneous Multi-core Processor

机译:优化可延迟时间的异构多核处理器的延迟和自定义NoC

获取原文

摘要

The Time-Predictable Heterogeneous Multicore Processor (TP-HMP) is based on a NoC and fully implemented in a standard FPGA chip. The NoC uses TDMA-MIN interconnect with bounded latency, high throughput and low implementation cost. TP-HMP is used for execution of programs written in concurrent GALS language SystemJ suited for both soft and hard real-time systems. It uses two types of cores in different configurations and is suitable for static analysis of schedules that implement the program control flow and concurrency. The configuration and number of cores of both types used to achieve specific performance measures can be tailored/optimized for a given application. In this paper we focus on optimization of latency of TDMA-MIN NoC, which also results in mapping of processor cores on physical ports of NoC and optimal TDMA round. We also analyze the performance of TP-HMP execution of the benchmark program used in industrial automation case study.
机译:时间可预测的异构多核处理器(TP-HMP)基于NoC,并在标准FPGA芯片中完全实现。 NoC使用TDMA-MIN互连,具有有限的延迟,高吞吐量和较低的实现成本。 TP-HMP用于执行以并行GALS语言SystemJ编写的程序,适用于软实时和硬实时系统。它使用不同配置的两种类型的内核,适用于对实现程序控制流和并发性的进度表进行静态分析。可以针对给定的应用量身定制/​​优化用于实现特定性能指标的两种类型的内核的配置和数量。在本文中,我们专注于优化TDMA-MIN NoC的等待时间,这也导致了处理器内核在NoC物理端口上的映射以及最佳的TDMA回合。我们还将分析工业自动化案例研究中使用的基准程序的TP-HMP执行性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号