首页> 外文会议>International Symposium on Embedded Computing and System Design >MASI: An eviction aware cache coherence protocol for CMPs
【24h】

MASI: An eviction aware cache coherence protocol for CMPs

机译:MASI:CMPS的驱逐感知缓存相干协调协议

获取原文

摘要

This work proposes a novel 4-state cache coherence protocol that ensures better efficiency in Chip Multiprocessors (CMPs) compared to that of conventional 4 and 5-state protocols, e.g. MESI/MOESI. The proposed MASI coherence protocol realizes judicious cache line state transition that has considerable impact on the reduction in number of data block forwarding. Its feature is to keep trace of the eviction of data block from the upper level cache. It further brings down the overhead of writeback. The simulation results establish the effectiveness of the MASI protocol for a directory based system that is conventionally employed for large scale CMPs.
机译:该工作提出了一种新的4状态高速缓存相干协调协议,其确保了与传统的4和5状态协议相比的芯片多处理器(CMP)的更好效率。 Mesi / Moesi。所提出的MASI相干协议实现了明智的缓存行状态转换,对数据块转发数量的减少具有相当大的影响。其特征是保持迹象是从上层缓存中保持数据块的驱逐。它进一步介绍了回写的开销。仿真结果建立了MASI协议的有效性,用于基于目录的系统,该系统通常用于大规模CMP。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号