首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >Optimizing cell area by applying an alternative transistor folding technique in an open source physical synthesis CAD tool
【24h】

Optimizing cell area by applying an alternative transistor folding technique in an open source physical synthesis CAD tool

机译:通过在开源物理综合CAD工具中应用替代的晶体管折叠技术来优化单元面积

获取原文

摘要

Traditional synthesis flows dedicated to design ASICs typically adopt standard cells approach to generate VLSI circuits. As a consequence, the layouts of these circuits are not fully optimized due to the restricted number of cells present in the library. To solve this problem, ASTRAN, an open source automatic synthesis tool, was developed. This tool generates layouts with unrestricted cell structures and obtains results with similar density compared to state-of-the-art alternatives. A key step on the ASTRAN flow is the transistor folding, which consists in breaking the transistors that exceed the height limit defined in the project rules. This step is executed in ASTRAN only into single transistors. This paper addresses this issue and introduces a new folding methodology that identifies all stacks of transistors series and applies the folding technique for each of these arrangements. The results obtained through this new folding technique show reductions in cell area.
机译:专用于设计ASIC的传统合成流程通常采用标准单元方法来生成VLSI电路。结果,由于库中单元数量的限制,这些电路的布局没有得到完全优化。为了解决这个问题,开发了一种开源自动综合工具ASTRAN。与最新的替代方案相比,该工具可生成具有不受限制的像元结构的布局,并获得具有相似密度的结果。 ASTRAN流程的关键步骤是晶体管折叠,即折断超过项目规则中定义的高度限制的晶体管。此步骤仅在ASTRAN中执行到单个晶体管中。本文解决了这个问题,并介绍了一种新的折叠方法,该方法可以识别晶体管系列的所有堆叠,并将折叠技术应用于这些布置中的每一种。通过这种新的折叠技术获得的结果显示出细胞面积的减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号