首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >Reduced power consumption in the FPGA-based Universal Link for LVDS communications
【24h】

Reduced power consumption in the FPGA-based Universal Link for LVDS communications

机译:降低了基于FPGA的LVDS通信通用链路的功耗

获取原文

摘要

We present a novel version of the FPGA-based Universal Link for LVDS (low-voltage differential signaling) communications that reduces the power consumption by sending the information only when a new data is input. In the a regular LVDS protocol, 4 wires are required for a full duplex communication. The aim of the Universal Link is to reduce the amount of wires in the network by sending data from N signal through a single connection. These new approach reduces the number of bits transmitted to 84% of the original system, when N = 2, and up to 23% for N > 130. Also, the sampling frequency is considerable reduced.
机译:我们提出了一种基于FPGA的LVDS(低压差分信号)通信通用链接的新版本,该功能仅在输入新数据时才发送信息,从而降低了功耗。在常规LVDS协议中,全双工通信需要4条线。通用链接的目的是通过单个连接从N信号发送数据,以减少网络中的电线数量。当N = 2时,这些新方法将传输的位数减少到原始系统的84%,而对于N> 130,则最多减少了23%。而且,采样频率也大大降低了。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号