首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >2.4 GHz CMOS digitally programmable power amplifier for power back-off operation
【24h】

2.4 GHz CMOS digitally programmable power amplifier for power back-off operation

机译:2.4 GHz CMOS数字可编程功率放大器,用于功率补偿操作

获取原文

摘要

This paper presents the simulation results of a linear, fully integrated, two-stage digitally programmable 130 nm CMOS power amplifier (PA) operating at 2.4 GHz. Its power stage is composed of a set of amplifying cells which can be enabled or disabled independently by a digital control circuit. All seven operational modes are univocal in terms of 1 dB output compression point (OCP1dB), saturated output power (PSAT) and power gain at 2.4 GHz. The lowest power mode achieves an 8.1 dBm Psat, a 13.5 dB power gain and consumes 171 mW DC power (Pdc) at an OCPmb of 6 dBm, whereas the highest power mode reaches an 18.9 dBm Psat and a 21.1 dB power gain and consumes 415 mW Pdc at an OCPmb of 18.2 dBm.
机译:本文介绍了工作于2.4 GHz的线性,完全集成,两级数字可编程130 nm CMOS功率放大器(PA)的仿真结果。它的功率级由一组放大单元组成,这些放大单元可以由数字控制电路独立启用或禁用。就1 dB输出压缩点(OCP1dB),饱和输出功率(PSAT)和2.4 GHz功率增益而言,所有七个工作模式都是明确的。最低功率模式达到8.1 dBm Psat,13.5 dB功率增益并以6 dBm的OCPmb消耗171 mW直流功率(Pdc),而最高功率模式达到18.9 dBm Psat和21.1 dB功率增益并消耗415 OCPmb为18.2 dBm时的mW Pdc。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号