首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >The HF-RISC processor: Performance assessment
【24h】

The HF-RISC processor: Performance assessment

机译:HF-RISC处理器:性能评估

获取原文

摘要

This paper presents HF-RISC, a 32-bit RISC processor, along with its associated programming toolchain. The instruction set architecture of the processor is based on MIPS I and its hardware organization comprises three pipeline stages. The processor was synthesized in four different technology nodes for maximum frequency and simulated using CoreMark, an industry-standard performance evaluation benchmark. Using data obtained from synthesis and benchmarking we analyze the processor performance and compare it to similar commercial products. Obtained results indicate that HF-RISC is a good option for embedded design, as it presents performance figures similar to state-of-the-art ARM processors. Furthermore, its partially reconfigurable hardware organization allows the designer to explore performance and area trade offs.
机译:本文介绍了32位RISC处理器HF-RISC及其相关的编程工具链。处理器的指令集体系结构基于MIPS I,其硬件组织包括三个流水线阶段。该处理器在四个不同的技术节点上进行了合成,以实现最高频率,并使用CoreMark(一种行业标准的性能评估基准)进行了仿真。使用从综合和基准测试中获得的数据,我们分析处理器性能并将其与类似的商业产品进行比较。所得结果表明,HF-RISC是嵌入式设计的不错选择,因为它提供的性能数据类似于最新的ARM处理器。此外,其部分可重新配置的硬件组织使设计人员能够探索性能和面积之间的折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号