首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >Design of optimized radix-2 and radix-4 butterflies from FFT with decimation in time
【24h】

Design of optimized radix-2 and radix-4 butterflies from FFT with decimation in time

机译:实时抽取FFT优化radix-2和radix-4蝶形的设计

获取原文

摘要

In the FFT computation, the butterflies play a central role, since they allow calculation of complex terms. In this calculation, involving multiplications of input data with appropriate coefficients, the optimization of the butterfly can contribute for the reduction of power consumption of FFT architectures. In this paper different and dedicated structures for the 16 bit-width radix-2 and radix-4 DIT butterflies are implemented, where the main goal is to minimize the number of arithmetic operators in order to produce power-efficient structures. Firstly, we improve a radix-2 butterfly previously presented in literature, reducing one adder and one subtractor in the structure. After that, part of this optimized radix-2 butterfly is used to reduce the number of real multipliers in the radix-4 butterfly. The main results show that the optimization guarantees reduced power consumption for radix-2 butterfly, when compared with previous works from the literature. Moreover, the use of part of the optimized radix-2 into the radix-4 structure leads to the reduction of power consumption for this structure.
机译:在FFT计算中,蝶形起着核心作用,因为它们允许计算复杂项。在这种计算中,涉及将输入数据与适当的系数相乘,蝶形的优化可有助于降低FFT架构的功耗。在本文中,针对16位宽的radix-2和radix-4 DIT蝶形实现了不同的专用结构,其主要目标是最大程度地减少算术运算符的数量,以产生高能效的结构。首先,我们改进了先前文献中提到的基数为2的蝶形,减少了结构中的一个加法器和一个减法器。之后,部分优化过的radix-2蝶形用于减少radix-4蝶形的实数乘数。主要结果表明,与文献中的先前工作相比,该优化可确保减少基数为2的蝴蝶的功耗。此外,将优化的基数2的一部分使用到基数4结构中可以降低该结构的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号