首页> 外文会议>IEEE International Midwest Symposium on Circuits and Systems >A 15.5-mW 20-GSps 4-bit charge-steering flash ADC
【24h】

A 15.5-mW 20-GSps 4-bit charge-steering flash ADC

机译:一个15.5mW 20-GSps 4位电荷控制闪存ADC

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a 4-bit 20-GSps time-interleaved flash ADC for an ADC-based high-speed serial-link equalizer. The ADC is designed and simulated in a 65-nm CMOS technology. It dissipates 15.5 mW from a 1-V supply while operating at 20 GSps. Low power consumption is achieved by utilizing charge-steering concept, sharing single reference ladder across all the four interleaved branches, and merging the dynamic latch into the pre-amplifier of the comparator. Results show that for a sinusoidal input frequency of 9.84 GHz with an amplitude of 600 mV, the SNDR of the digital output is 23.9 dB, SFDR is 33.6 dB, and the effective number of bits (ENOB) is 3.67 bits.
机译:本文提出了一种用于基于ADC的高速串行链路均衡器的4位20-GSps时间交错闪存ADC。 ADC采用65纳米CMOS技术进行设计和仿真。当以20 GSps的速率工作时,它从1V电源消耗的功率为15.5 mW。通过利用电荷转向概念,在所有四个交错分支之间共享单个参考梯形图以及将动态锁存器合并到比较器的前置放大器中,可以实现低功耗。结果表明,对于振幅为600 mV的9.84 GHz正弦输入频率,数字输出的SNDR为23.9 dB,SFDR为33.6 dB,有效位数(ENOB)为3.67位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号