首页> 外文会议>International Conference on Parallel Processing Workshops >An Architecture of Dynamically Reconfigurable Processing Unit(RPU)
【24h】

An Architecture of Dynamically Reconfigurable Processing Unit(RPU)

机译:动态可重构处理单元(RPU)的架构

获取原文

摘要

Reconfigurable system can offer considerably higher performance than general purpose processors and are, in addition, significantly more flexible than application-specific systems. The efficient coarse-grained dynamically reconfigurable processing unit is the key feature of the reconfigurable system. In this paper, a novel dynamically reconfigurable processing unit (RPU) is proposed in order to improve the flexibility and adaptability of the general processing element(PE). By dynamic configuration of the configurable register(Creg), the proposed RPU can process complex number(8-bit real part and imaginary part) and 16-bit fixed number( unsigned-magnitude or 2''s complement data). The operation of 8-bit complex number multiply-accumulation is performed in a single clock cycle. Therefore, two RPUs working together can execute butterfly computation in a single clock cycle. Based on Charter 0.25um standard cell library, the area of RPU is 0.8*0.8 mm2 and critical path delay is 16ns.
机译:可重新配置的系统可以提供比通用处理器更高的性能更高,并且还具有比应用程序特定系统更灵活。有效的粗粒动态可重新配置处理单元是可重新配置系统的关键特征。本文提出了一种新型动态可重构处理单元(RPU),以改善一般处理元件(PE)的柔韧性和适应性。通过可配置寄存器(CREG)的动态配置,所提出的RPU可以处理复数(8位实部和虚部)和16位固定数量(无符号幅度或2'的补充数据)。在单个时钟周期中执行8位复数乘法的操作。因此,两个RPU一起工作可以在单个时钟周期中执行蝶形计算。基于Qualt 0.25um标准单元库,RPU面积为0.8 * 0.8 mm2,临界路径延迟为16ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号